WIP: A Memory Interference Analysis using a Formal Timing Analyzer
Résumé
Safety-critical applications require well-defined and documented timing behavior. These requirements shape the design and implementation of a timing analyzer based on a formal Instruction-Set Architecture (ISA) semantics and formal micro-architecture models. In this paper we present the key elements of such a timing analyzer and how to systematically combine the formal components to address timing properties such as evaluating memory interferences. We also report preliminary experiments of memory interference analysis of multi-threaded applications in the context of multicore architectures.
Domaines
Systèmes embarqués
Origine : Fichiers produits par l'(les) auteur(s)